## **USB4 1.0 ENGINEERING CHANGE NOTICE FORM**

Title: Change in CL1 Response **Applied to: USB4 Specification Version 1.0** 

### Brief description of the functional changes:

There are cases where the CL1 objection is asserted on a responding port, while CL0s entry and exit time is subject to temporary conditions which would not allow to meet the assumed link unavailability budget. For example - a port in CL0s.TX that receives CL1\_REQ, but it expects the resume time back to CL0 to be longer than required may respond with CL\_NACK instead of CL0s\_ACK. It is still assumed that ports would normally prefer entering CL0s rather declining CLx entry initiation with CL\_NACK.

## Benefits as a result of the changes:

Increase the robustness for supporting CLx, and better guarantee a higher bound for USB4 link resumption time which would assist latency sensitive applications, mostly those which are using PCIe LTR.

# An accessment of the impact to the existing revision and systems that currently conform to

| the USB specification:                                                                                                                                                                                                               |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Lane Adapters with support for CLx are already required to support CL_NACK during CL0. This ECR requires Lane Adapters to also be able to transition to CL0 upon receiving CL_NACK when trying to transition from CL0s to CL1 or CL2 |
|                                                                                                                                                                                                                                      |
| An analysis of the hardware implications:                                                                                                                                                                                            |
| None                                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                                      |
| An analysis of the software implications:                                                                                                                                                                                            |
| None                                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                                      |
| An analysis of the compliance testing implications:                                                                                                                                                                                  |
| CL_NACK should not be considered as a violation after both sides of the link are enabled for CLx.                                                                                                                                    |

Page: 1

### **USB4 1.0 ENGINEERING CHANGE NOTICE FORM**

## **Actual Change**

# (a). Section 4.2.1.6.2 Entry to State, Page 118 From Text:

- Else, if the CL0s Enable bit is set to 1b in the Lane 0 Adapter of the Responding Port, a Lane Adapter shall respond to a request to enter a Low Power state with a CL0s\_ACK Ordered Set. The first CL0s\_ACK shall be sent within tCLxRequest after receiving the request. The CL0s\_ACK Ordered Set shall be sent 16\_-times.
- Else, a Lane Adapter shall respond to a request to enter a Low Power state with CL NACK Ordered Sets. The CL NACK Ordered Sets shall be sent 16 times. The Adapter shall resume regular CL0 operation in the transmit direction once it stops sending the CL NACK Ordered Sets.

### To Text:

- Else, if the CLOs Enable bit is set to 1b in the Lane 0 Adapter of the Responding Port, and the Responding Port can meet the timing of both tCLOsEntry (Equation 4-1) and tCLOsExit (Equation 4-3 or Equation 4-4) a Lane Adapter shall respond to a request to enter a Low Power state with a CLOs\_ACK Ordered Set-in case it can meet the timing of both Equation 4-1 and Equation 4-4. The first CLOs\_ACK shall be sent within tCLxRequest after receiving the request. The CLOs\_ACK Ordered Set shall be sent 16 times
- Else, a Lane Adapter shall respond to a request to enter a Low Power state with CL NACK Ordered Sets within a time which is lesser than (tCL0sEntry + tCL0sExit). The CL NACK Ordered Sets shall be sent 16 times. The Adapter shall resume regular CL0 operation in the transmit direction once it stops sending the CL NACK Ordered Sets.
- After sending a CL\_NACK Ordered Set, a port shall be able to meet tCL0sEntry and tCL0sExit requirements within tCLxSetup, and shall keep meeting these timing requirements for a duration of tCLxAccept



#### **IMPLEMENTATION NOTE**

There could be rare circumstances at which the Responding Port cannot guarantee CLOs resumption to CLO within the expected time. In such cases the port may reject CLx entry request to avoid any timing sensitive application failure (such as PCIe LTR). Since subsequent attempts to enter CLx may be initiated by the remote port, the value of tCLxSetup is defined to limit the duration at which the Responding Port may reject such requests, thus ensuring CLOs entry is not being deferred indefinitely.

# (b). Table 4-65. Logical Layer Timing Parameters, Page 160 To Text:

| <u>Parameter</u> | <u>Description</u>                                                                                     | <u>Min</u> | <u>Max</u> | <u>Units</u> |
|------------------|--------------------------------------------------------------------------------------------------------|------------|------------|--------------|
| <u>tCLxSetup</u> | The time required for a Responding Port to meet tCL0sEntry and tCL0sExit timing, after sending CL_NACK | ==         | <u>200</u> | <u>us</u>    |
| tCLxAccept       | The duration in which the Responding Port is required to meet tCL0sEntry and tCL0sExit timing          | <u>500</u> | ==         | us           |